询价 / 物料清单 0 登入 / 注册

选择您的位置

5M570ZM100I5N

CPLD - Complex Programmable Logic Devices CPLD - MAX V 440 Macro 74 IOs

图片仅供参考.
有关产品详细信息,请参阅产品规格。

社交媒体

5M570ZM100I5N

CPLD - Complex Programmable Logic Devices CPLD - MAX V 440 Macro 74 IOs

订单满$200即可获赠限量版中式礼品一份.

订单满$200即可获赠限量版中式礼品一份.

订单金额超过 1000 美元可减免 30 美元运费.

超过 5000 美元的订单可免运费和交易费.

这些优惠适用于新客户和现有客户,有效期为2024年1月1日至2024年12月31日.

  • 制造商:

    Altera

  • 规格书:

    5M570ZM100I5N datasheet

  • 包装/箱:

    MBGA100

  • 产品分类:

    IC芯片

  • RoHS Status: RoHS 状态 Lead free/RoHS Compliant

现在提交您的报价请求,我们期望在 七月 02, 2024内提供报价。现在就下订单,我们期望在 七月 05, 2024内完成交易。时间是格林威治标准时间+8:00。

送货:
fedex ups ems dhl other
支付 :
jcb American express tt discover paypal

库存:571 PCS

我们的承诺是在12小时内提供及时的报价。如需进一步帮助,请联系我们: sales@censtry.com.

5M570ZM100I5N 产品详情

Feature

The following list summarizes the MAX V device family features: 

■ Low-cost, low-power, and non-volatile CPLD architecture 

■ Instant-on (0.5 ms or less) configuration time 

■ Standby current as low as 25 µA and fast power-down/reset operation 

■ Fast propagation delay and clock-to-output times 

■ Internal oscillator 

■ Emulated RSDS output support with a data rate of up to 200 Mbps 

■ Emulated LVDS output support with a data rate of up to 304 Mbps 

■ Four global clocks with two clocks available per logic array block (LAB) 

■ User flash memory block up to 8 Kbits for non-volatile storage with up to 1000 read/write cycles 

■ Single 1.8-V external supply for device core 

■ MultiVolt I/O interface supporting 3.3-V, 2.5-V, 1.8-V, 1.5-V, and 1.2-V logic levels 

■ Bus-friendly architecture including programmable slew rate, drive strength, bus-hold, and programmable pull-up resistors 

■ Schmitt triggers enabling noise tolerant inputs (programmable per pin)

■ I/Os are fully compliant with the PCI-SIG® PCI Local Bus Specification, revision 2.2 for 3.3-V operation 

■ Hot-socket compliant 

■ Built-in JTAG BST circuitry compliant with IEEE Std. 1149.1-1990

Functional Description

MAX V devices contain a two-dimensional row- and column-based architecture to implement custom logic. Row and column interconnects provide signal interconnects between the logic array blocks (LABs). 

Each LAB in the logic array contains 10 logic elements (LEs). An LE is a small unit of logic that provides efficient implementation of user logic functions. LABs are grouped into rows and columns across the device. The MultiTrack interconnect provides fast granular timing delays between LABs. The fast routing between LEs provides minimum timing delay for added levels of logic versus globally routed interconnect structures. 

The I/O elements (IOEs) located after the LAB rows and columns around the periphery of the MAX V device feeds the I/O pins. Each IOE contains a bidirectional I/O buffer with several advanced features. I/O pins support Schmitt trigger inputs and various single-ended standards, such as 33-MHz, 32-bit PCI™, and LVTTL. 

MAX V devices provide a global clock network. The global clock network consists of four global clock lines that drive throughout the entire device, providing clocks for all resources within the device. You can also use the global clock lines for control signals such as clear, preset, or output enable.

image.png


Request a quote 5M570ZM100I5N at censtry.com. All items are new and original with 365 days warranty! The excellent quality and guaranteed services of 5M570ZM100I5N in stock for sale, check stock quantity and pricing, view product specifications, and order contact us:sales@censtry.com.
The price and lead time for 5M570ZM100I5N depending on the quantity required, please send your request to us, our sales team will provide you price and delivery within 24 hours, we sincerely look forward to cooperating with you.

5M570ZM100I5N 5M570ZM100I5N

5M570ZM100I5N 相关产品